#### Chapter 4:

Lecture #4

## Register Transfer and Microoperations

#### contents

- Register Transfer Language
- Register Transfer
- Bus and Memory Transfers
- Arithmetic Microoperations
- Logic Microoperations
- Shift Microoperations
- Arithmetic Logic Shift Unit

### 4-1 Register Transfer Language (RTL)

- Digital System: An interconnection of hardware modules that do a certain task on the information.
- Registers + Operations performed on the data stored in them = Digital Module
- Modules are interconnected with common data and control paths to form a digital computer system

# 4-1 Register Transfer Language cont.

- Microoperations: operations executed on data stored in one or more registers.
- For any function of the computer, a sequence of microoperations is used to describe it
- The result of the operation may be:
- $\boldsymbol{\omega}$ replace the previous binary information of register or
- transferred to another register

010110111001 1011101110011

### cont. 4-1 Register Transfer Language

- digital computer is defined by specifying: The internal hardware organization of a
- The set of registers it contains and their function
- The sequence of microoperations performed on the binary information stored in the registers
- The control that initiates the sequence of microoperations
- Registers + Microoperations Hardware + Control Functions = Digital Computer

# 4-1 Register Transfer Language

symbolic notation to describe the microoperation Register Transfer Language (RTL) : a transfers among registers

#### Next steps:

- Define symbols for various types of microoperations,
  - Describe the hardware that implements these microoperations I

#### 4-2 Register Transfer (our first microoperation)

numerals) to denote the function of the Computer registers are designated by capital letters (sometimes followed by register

R1: processor register

MAR: Memory Address Register (holds an address for a memory unit)

PC: Program Counter

IR: Instruction Register

SR: Status Register

The individual flip-flops in an n-bit register are numbered in sequence from 0 to n-1 (from the right position toward the left position)

Register R1 Showing

Showing individual bits

3 2

4

A block diagram of a register

Other ways of drawing the block diagram of a register:



Numbering of bits

Lower byte Partitioned into two parts 0 PC(L) 8 7 PC(H) 15 Upper byte

## 4-2 Register Transfer cont. Information transfer from one register to another is

- $\textbf{R2} \leftarrow \textbf{R1}$ described by a replacement operator:
- This statement denotes a transfer of the content of register R1 into register R2
- The transfer happens in one clock cycle
- The content of the R1 (source) does not change
- The content of the R2 (destination) will be lost and replaced by the new data transferred from R1
- destination register, and that the destination register has We are assuming that the circuits are available from the outputs of the source register to the inputs of the a parallel load capability

- Conditional transfer occurs only under a control condition
- Representation of a (conditional) transfer  $R2 \leftarrow R1$
- A binary condition (P equals to 0 or 1) determines when the transfer occurs
- The content of R1 is transferred into R2 only if P is 1

P: R2  $\leftarrow$  R1 Hardware implementation of a controlled transfer:

Block diagram:





| Basic              | Basic Symbols for Register Transfers | Transfers        |
|--------------------|--------------------------------------|------------------|
| Symbol             | Description                          | Examples         |
| Letters & numerals | Denotes a register                   | MAR, R2          |
| Parenthesis ( )    | Denotes a part of a register         | R2(0-7), R2(L)   |
| Arrow ←            | Denotes transfer of information      | R2 ← R1          |
| Comma ,            | Separates two microoperations        | R2 ← R1, R1 ← R2 |
|                    | Carifordi dos A soft como            | 7                |

# 4-3 Bus and Memory Transfers

- Paths must be provided to transfer information from one register to another
- transferring information between registers in a A <u>Common Bus System</u> is a scheme for multiple-register configuration
- A bus: set of common lines, one for each bit of a register, through which binary information is transferred one at a time
- Control signals determine which register is selected by the bus during each particular register transfer

# 4-3 Bus and Memory Transfers



# 4-3 Bus and Memory Transfers

- The transfer of information from a bus into one of many destination registers is done:
- By connecting the bus lines to the inputs of all destination registers and then:
- activating the load control of the particular destination register selected
- We write: R2  $\leftarrow$  C to symbolize that the content of using the register C is loaded into the register R2 common system bus
- It is equivalent to: BUS ←C, (select C)  $\mathsf{R2}\leftarrow\!\mathsf{BUS}$  (Load  $\mathsf{R2})$

### 4-3 Bus and Memory Transfers: Three-State Bus Buffers

- A bus system can be constructed with three-state buffer gates instead of multiplexers
- A three-state buffer is a digital circuit that exhibits three states: logic-0, logic-1, and Control input C high-impedance (Hi-Z)

Normal input A——Output B

Three-State Buffer



Computer Architecture

<del>2</del>

### 4-3 Bus and Memory Transfers: Three-State Bus Buffers cont.



#### 4-3 Bus and Memory Transfers: Memory Transfer

- Memory read: Transfer from memory
- Memory write: Transfer to memory
- Data being read or wrote is called a memory word (called M)- (refer to section 2-7)
- It is necessary to specify the address of M when writing /reading memory
- This is done by enclosing the address in square brackets following the letter M
- Example: M[0016]: the memory contents at address 0x0016

### 4-3 Bus and Memory Transfers: Memory Transfer cont.

- Assume that the address of a memory unit is stored in a register called the Address Register AR
- Lets represent a Data Register with DR, then:
- Read: DR ← M[AR]
- Write: M[AR] ← DR



22

## 4-4 Arithmetic Microoperations

- encountered in digital computers are The microoperations most often classified into four categories:
- Register transfer microoperations
- Arithmetic microoperations (on numeric data stored in the registers)
- Logic microoperations (bit manipulations on non-numeric data)
- Shift microoperations

# 4-4 Arithmetic Microoperations cont.

- The basic arithmetic microoperations are: addition, subtraction, increment, decrement, and shift
- Addition Microoperation:

Subtraction Microoperation:

1's complement R3 ←R1+R2+1 R3 ←R1-R2 or :

# 4-4 Arithmetic Microoperations cont.

One's Complement Microoperation:

$$R2 \leftarrow \overline{R2}$$

Two's Complement Microoperation:

Increment Microoperation:

Decrement Microoperation:

#### 26

### Half Adder/Full Adder

Half Adder

$$S = xy' + x'y$$
$$= x \oplus y$$



**Full Adder** 



ပ္

$$c_n = xy + xc_{n-1} + yc_{n-1}$$
  
=  $xy + (x \oplus y)c_{n-1}$ 



$$S = x'y'c_{n-1} + x'yc'_{n-1} + xy'c'_{n-1} + xyc_{n-1}$$
$$= x \oplus y \oplus c_{n-1} = (x \oplus y) \oplus c_{n-1}$$



#### 4-4 Arithmetic Microoperations Binary Adder



4-bit binary adder (connection of FAs)

#### 4-4 Arithmetic Microoperations Binary Adder-Subtractor



4-bit adder-subtractor

#### 4-4 Arithmetic Microoperations Binary Adder-Subtractor

For unsigned numbers, this gives A - B if  $A \ge B$  or the 2's complement of (B - A) if A <

(example: 
$$3 - 5 = -2 = 1110$$
)

For signed numbers, the result is A - B provided that there is no overflow. (example:

1000

0, if no overflow 1, if overflow >

### Overflow detector for signed numbers

Computer Architecture

29

#### Binary Adder-Subtractor cont. 4-4 Arithmetic Microoperations

- What is the range of unsigned numbers that can be represented in 4 bits?
- What is the range of signed numbers that can be represented in 4 bits?
- Repeat for n-bit?!

#### 4-4 Arithmetic Microoperations Binary Incrementer



4-bit Binary Incrementer

#### 4-4 Arithmetic Microoperations Binary Incrementer

- Binary Incrementer can also be implemented using a counter
- A binary decrementer can be implemented by adding 1111 to the desired register each time!

#### 4-4 Arithmetic Microoperations **Arithmetic Circuit**

- component of it is the parallel adder arithmetic operations and the basic This circuit performs seven distinct
- calculated from the following arithmetic The output of the binary adder is
- D = A + Y +  $G_{in}$



Computer Architecture

34

#### The four basic microoperations 4-5 Logic Microoperations

#### **OR Microoperation**

Symbol: ", +



Gate:

Example:  $100110_2$   $^{V}$   $1010110_2$  =  $11101110_2$ 



#### The four basic microoperations 4-5 Logic Microoperations cont.

### **AND Microoperation**

Symbol: <sup>^</sup>



• Gate:

Example:  $100110_2^{\ \ }$   $1010110_2 = 0000110_2$ 

#### The four basic microoperations 4-5 Logic Microoperations cont.

# **Complement (NOT) Microoperation**

Symbol: -



Gate:

Example:  $1010110_2 = 0101001_2$ 

## The four basic microoperations 4-5 Logic Microoperations

cont.

# XOR (Exclusive-OR) Microoperation



Gate:

Example:  $100110_2 \oplus 1010110_2 =$  $1110000_2$ 

#### Other Logic Microoperations 4-5 Logic Microoperations

## Selective-set Operation

Used to force selected bits of a register into logic-1 by using the OR operation

Example:  $0100_2$   $^{\text{V}}$   $1000_2$  =  $1100_2$ 

In a processor register

Loaded into a register from memory to perform the selective-set operation

## Other Logic Microoperations cont. 4-5 Logic Microoperations

# Selective-complement (toggling) Operation

Used to force selected bits of a register to be complemented by using the XOR operation

Example:  $0001_2 \oplus 1000_2 = 1001_2$ In a processor register

Loaded into a register from memory to perform the selective-complement operation

## Other Logic Microoperations cont. 4-5 Logic Microoperations

#### **Insert Operation**

- Step1: mask the desired bits
- Step2: OR them with the desired value
- Example: suppose R1 = 0110 1010, and we desire to replace the leftmost 4 bits (0110) with 1001 then:
- Step1: 0110 1010 ^ 0000 1111
- Step2: 0000 1010 V 1001 0000
- $x \rightarrow R1 = 1001 1010$

## Other Logic Microoperations 4-5 Logic Microoperations

## **NAND Microoperation**

Symbols: <sup>^</sup> and <sup>-</sup>

Gate:

Example:  $100110_2^{\text{A}} 1010110_2 = 1111001_2$ 

## Other Logic Microoperations 4-5 Logic Microoperations

## **NOR Microoperation**

Symbols: 
 <sup>v</sup> and 

Gate:

Example:  $100110_2$   $^{V}$   $1010110_2$  =  $0001001_2$ 

#### Other Logic Microoperations 4-5 Logic Microoperations Set (Preset) Microoperation

- Force all bits into 1's by ORing them with a value in which all its bits are being assigned to logic-1
- Example:  $100110_2$  V  $111111_2$  =  $111111_2$

## Clear (Reset) Microoperation

- value in which all its bits are being assigned to Force all bits into 0's by ANDing them with a logic-0
- Example:  $100110_2^{\circ}$   $000000_2 = 000000_2$

#### Hardware Implementation 4-5 Logic Microoperations

- be inserted for each bit or pair of bits in the microoperations requires that logic gates The hardware implementation of logic registers to perform the required logic function
- XOR, and NOT) from which all others can Most computers use only four (AND, OR, be derived.

## Hardware Implementation cont. 4-5 Logic Microoperations



Figure B

Computer Architecture

46

## 4-6 Shift Microoperations

- Used for serial transfer of data
- Also used in conjunction with arithmetic, logic, and other data-processing operations
- The contents of the register can be shifted to the left or to the right
- As being shifted, the first flip-flop receives its binary information from the serial input
- Three types of shift: Logical, Circular, and **Arithmetic**

# 4-6 Shift Microoperations cont.



48

#### 4-6 Shift Microoperations: Logical Shifts

- Transfers 0 through the serial input
- Logical Shift Right: R1←shr R1

The same The same Logical Shift Left: R2∻shl R2



Logical Shift Left

- Circulates the bits of the register around the two ends without loss of information
- The same Circular Shift Right: R4←cir R1

The same ٥ Circular Shift Left: R2⇔cil R2 <u>\_</u>2 <u>ر</u> <u>\_</u>[

Circular Shift Left

#### 4-6 Shift Microoperations **Arithmetic Shifts**

- Shifts a signed binary number to the left or right
- An arithmetic shift-left multiplies a signed binary ashl (00100): 01000 number by 2:
- An arithmetic shift-right divides the number by 2 ashr (00100): 00010
- and occurs when the sign bit is changed (sign An overflow may occur in arithmetic shift-left, reversal)



#### 4-6 Shift Microoperations Arithmetic Shifts cont.

An overflow flip-flop V<sub>s</sub> can be used to detect an arithmetic shift-left overflow

$$V_s = R_{n-1} \oplus R_{n-2}$$

$$R_{n-2}$$
  $V_s = \begin{cases} 1 \Rightarrow \text{overflow} \\ 0 \Rightarrow \text{no overflow} \end{cases}$ 

Computer Architecture

53

# 4-6 Shift Microoperations cont.

R1=11001110, then: Example: Assume

Arithmetic shift right once: R1 = 11100111

= 11110011Arithmetic shift right twice: R1

= 100111007 Arithmetic shift left once

R1 = 00111000Arithmetic shift left twice

= 011001112 Logical shift right once R1 = 10011100Logical shift left once

R1 = 011001111Circular shift right once

10011101 П 7 Circular shift left once

## Hardware Implementation cont. 4-6 Shift Microoperations

- A possible choice for a shift unit would be a bidirectional shift register with parallel load (refer to Fig 2-9). Has drawbacks:
- Needs two pulses (the clock and the shift signal pulse)
- Not efficient in a processor unit where multiple number of registers share a common bus
- It is more efficient to implement the shift operation with a combinational circuit

### Hardware Implementation cont. 4-6 Shift Microoperations



# 4-7 Arithmetic Logic Shift Unit

operational unit called an Arithmetic Logic storage registers connected to a common performing the microoperations directly, computer systems employ a number of Instead of having individual registers Unit (ALU)



58